資料介紹
Interface Circuits for TIA/EIA-644 (LVDS)
ABSTRACT
This design note provides information concerning the designing of TIA/EIA-644 interface
circuits. The TIA/EIA-644 standard is discussed including electrical characteristics,
interconnections, line termination, and noise immunity. Finally, eye patterns are used to
measure the effects of signal distortion, noise, signal attenuation, and the resultant
intersymbol interference (ISI) in a data transmission system.
General Information
TIA/EIA-644, otherwise known as LVDS, is a signaling method used for
high-speed, low-power transmission of binary data over copper. This signaling
technique uses lower output-voltage levels than the 5-V differential standards
(such as TIA/EIA-422) to reduce power consumption, increase switching speed,
and allow operation with a 3.3-V supply rail. The LVDS current-mode drivers
create a differential voltage (247 mV to 454 mV) across a 100-Ω load. The LVDS
receivers detect signals as low as ±100 mV with as much as ±1-V ground noise.
TI offers LVDS receivers capable of recovering data over a common mode range
from –4 V to 5 V, which allows up to 3 V of ground noise. These receivers are
designated SN65LVDS33 and SN65LVDS34. The standard specifies a
theoretical maximum of 1.923 Gbit/s.
The intended application of this signaling technique is for baseband data
transmission over controlled impedance media of approximately 100 Ω, where
the transmission media may be printed-circuit board (PCB) traces, backplanes,
or cables. The ultimate rate and distance of data transfer is dependent upon the
attenuation characteristics of the media and the noise coupling from the
environment.
Figure 1 shows a typical connection with LVDS drivers and receivers. The data
inputs to the quad driver are received at the interface of the PCB traces from the
host controller. The data inputs consist of up to n+1 bits of information and a
transmit (Tx) clock. The data and clock signals are then transmitted differentially
to the interface of the quad driver outputs, to the interconnecting traces, and to
the host PCB connector. The signals then propagate from the interface of the host
PCB connector to the cable connector to the balanced interconnecting media. At
the plug on the other end of the cable, the signals pass through the cable plug,
the target connector interface, and then to the target PCB traces. The LVDS
signal path ends at the interface of the target PCB traces and the termination
circuit. An additional interface is located at the points where the PCB traces to the
quad receiver inputs are connected. The outputs of the receiver interface to the
target PCB traces and then on to the receiving controller.
ABSTRACT
This design note provides information concerning the designing of TIA/EIA-644 interface
circuits. The TIA/EIA-644 standard is discussed including electrical characteristics,
interconnections, line termination, and noise immunity. Finally, eye patterns are used to
measure the effects of signal distortion, noise, signal attenuation, and the resultant
intersymbol interference (ISI) in a data transmission system.
General Information
TIA/EIA-644, otherwise known as LVDS, is a signaling method used for
high-speed, low-power transmission of binary data over copper. This signaling
technique uses lower output-voltage levels than the 5-V differential standards
(such as TIA/EIA-422) to reduce power consumption, increase switching speed,
and allow operation with a 3.3-V supply rail. The LVDS current-mode drivers
create a differential voltage (247 mV to 454 mV) across a 100-Ω load. The LVDS
receivers detect signals as low as ±100 mV with as much as ±1-V ground noise.
TI offers LVDS receivers capable of recovering data over a common mode range
from –4 V to 5 V, which allows up to 3 V of ground noise. These receivers are
designated SN65LVDS33 and SN65LVDS34. The standard specifies a
theoretical maximum of 1.923 Gbit/s.
The intended application of this signaling technique is for baseband data
transmission over controlled impedance media of approximately 100 Ω, where
the transmission media may be printed-circuit board (PCB) traces, backplanes,
or cables. The ultimate rate and distance of data transfer is dependent upon the
attenuation characteristics of the media and the noise coupling from the
environment.
Figure 1 shows a typical connection with LVDS drivers and receivers. The data
inputs to the quad driver are received at the interface of the PCB traces from the
host controller. The data inputs consist of up to n+1 bits of information and a
transmit (Tx) clock. The data and clock signals are then transmitted differentially
to the interface of the quad driver outputs, to the interconnecting traces, and to
the host PCB connector. The signals then propagate from the interface of the host
PCB connector to the cable connector to the balanced interconnecting media. At
the plug on the other end of the cable, the signals pass through the cable plug,
the target connector interface, and then to the target PCB traces. The LVDS
signal path ends at the interface of the target PCB traces and the termination
circuit. An additional interface is located at the points where the PCB traces to the
quad receiver inputs are connected. The outputs of the receiver interface to the
target PCB traces and then on to the receiving controller.
tia
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- TIA/EIA-232-F的接口電路
- SpaceWire總線節(jié)點(diǎn)控制器IP核用戶(hù)手冊(cè)
- SN65LVDM050-Q1,SN65LVDM051-Q1,
- SN65LVDM176,pdf(High-Speed Dif
- SN65LVDS116,pdf(16-Port LVDS R
- SN65LVDS104,SN65LVDS105,pdf(4-
- EIA/TIA 568國(guó)際綜合布線標(biāo)準(zhǔn)
- tia/eia-485
- ANSI/TIA/EIA-942標(biāo)準(zhǔn)
- tia/eia-606標(biāo)準(zhǔn)
- eia/tia-449標(biāo)準(zhǔn)
- eia/tia-607標(biāo)準(zhǔn)
- eia/tia-569標(biāo)準(zhǔn)
- eia/tia 568標(biāo)準(zhǔn)
- eia/tia-232標(biāo)準(zhǔn)
- SN75155 線路驅(qū)動(dòng)器和接收器:設(shè)計(jì)與應(yīng)用詳解 202次閱讀
- 深入剖析MAX232:雙EIA - 232驅(qū)動(dòng)器與接收器 897次閱讀
- 深入剖析SNx5LVDS3xxxx系列高速差分線路接收器 49次閱讀
- 高速差分線驅(qū)動(dòng)與接收器:SN65LVDS系列器件解析 953次閱讀
- 高速差分線驅(qū)動(dòng)器SN65LVDS31 - EP的特性與應(yīng)用解析 295次閱讀
- ADM2486 2.5 kV信號(hào)隔離、高速(20 Mbps)、半雙工RS-485收發(fā)器技術(shù)手冊(cè) 1.3k次閱讀
- ADM2485 2.5 kV信號(hào)隔離、高速(16 Mbps)、半雙工RS-485收發(fā)器,內(nèi)置變壓器驅(qū)動(dòng)器技術(shù)手冊(cè) 760次閱讀
- ADN4650/ADN4651/ADN4652 5 kV/3.75 kV rms、600 Mbps雙通道LVDS隔離器技術(shù)手冊(cè) 1.5k次閱讀
- ADN4654/ADN4655/ADN4656 5kV RMS/3.75 kV RMS、雙通道LVDS千兆位隔離器技術(shù)手冊(cè) 2.2k次閱讀
- MAX9130單路、500Mbps、LVDS線接收器,SC70封裝技術(shù)手冊(cè) 822次閱讀
- MAX9374/MAX9374A差分LVPECL至LVDS變換器技術(shù)手冊(cè) 749次閱讀
- 【GD32F303紅楓派開(kāi)發(fā)板使用手冊(cè)】第十八講 USART-485通信實(shí)驗(yàn) 1.6k次閱讀
- 在TIA Portal中調(diào)整KUKA標(biāo)準(zhǔn)IO的數(shù)量 2.9k次閱讀
- 基于可以實(shí)現(xiàn)多點(diǎn)接口的LVDS驅(qū)動(dòng)器介紹 3.4k次閱讀
- 關(guān)于高速接口技術(shù)簡(jiǎn)析 1.1w次閱讀
下載排行
本周
- 1MDD品牌三極管MMBT3906數(shù)據(jù)手冊(cè)
- 2.33 MB | 次下載 | 免費(fèi)
- 2MDD品牌三極管S9012數(shù)據(jù)手冊(cè)
- 2.62 MB | 次下載 | 免費(fèi)
- 3聯(lián)想flex2-14D/15D說(shuō)明書(shū)
- 4.92 MB | 次下載 | 免費(fèi)
- 4收音環(huán)繞擴(kuò)音機(jī) AVR-1507手冊(cè)
- 2.50 MB | 次下載 | 免費(fèi)
- 524Pin Type-C連接器設(shè)計(jì)報(bào)告
- 1.06 MB | 次下載 | 免費(fèi)
- 6新一代網(wǎng)絡(luò)可視化(NPB 2.0)
- 3.40 MB | 次下載 | 免費(fèi)
- 7MS1000TA 超聲波測(cè)量模擬前端芯片技術(shù)手冊(cè)
- 0.60 MB | 次下載 | 免費(fèi)
- 8MS1022高精度時(shí)間測(cè)量(TDC)電路數(shù)據(jù)手冊(cè)
- 1.81 MB | 次下載 | 免費(fèi)
本月
- 1愛(ài)華AIWA HS-J202維修手冊(cè)
- 3.34 MB | 37次下載 | 免費(fèi)
- 2PC5502負(fù)載均流控制電路數(shù)據(jù)手冊(cè)
- 1.63 MB | 23次下載 | 免費(fèi)
- 3NB-IoT芯片廠商的資料說(shuō)明
- 0.31 MB | 22次下載 | 1 積分
- 4H110主板CPU PWM芯片ISL95858HRZ-T核心供電電路圖資料
- 0.63 MB | 6次下載 | 1 積分
- 5UWB653Pro USB口測(cè)距通信定位模塊規(guī)格書(shū)
- 838.47 KB | 5次下載 | 免費(fèi)
- 6技嘉H110主板IT8628E_BX IO電路圖資料
- 2.61 MB | 4次下載 | 1 積分
- 7蘇泊爾DCL6907(即CHK-S007)單芯片電磁爐原理圖資料
- 0.04 MB | 4次下載 | 1 積分
- 8100W準(zhǔn)諧振反激式恒流電源電路圖資料
- 0.09 MB | 2次下載 | 1 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開(kāi)源硬件-PMP21529.1-4 開(kāi)關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191439次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183353次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81602次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73822次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問(wèn)
發(fā)資料
發(fā)視頻
上傳資料賺積分
評(píng)論