日B视频 亚洲,啪啪啪网站一区二区,91色情精品久久,日日噜狠狠色综合久,超碰人妻少妇97在线,999青青视频,亚洲一区二卡,让本一区二区视频,日韩网站推荐

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

TLV1562 10 位四通道(可配置)2MSPS ADC,具有多路可編程分辨率與速度/轉(zhuǎn)換模式,自動工作

數(shù)據(jù):

產(chǎn)品信息

描述The TLV1562 is a 10-bit CMOS low-power, high-speed programmable resolution analog-to-digital converter based on a low-power recyclic architecture. The unique architecture delivers a throughput up to 2 MSPS (million samples per second) at 10-bit resolution. The programmable resolution allows a higher conversion throughput as a tradeoff of lower resolution. A high speed 3-state parallel port directly interfaces to a digital signal processor (DSP) or microprocessor (uP) system data bus. D0 through D9 are the digital output terminals with D0 being the least significant bit (LSB). The TLV1562 is designed to operate for a wide range of supply voltages (2.7 V to 5.5 V) with very low power consumption (11 mA maximum at 5.5 V, 10 MHz CLKIN). The power saving feature is further enhanced with a software power-down feature (1 uA maximum) and auto power-down (1 uA maximum) feature. Many programmable features make this device a flexible general-purpose data converter. The device can be configured as either four single-ended inputs to maximize the capacity or two differential inputs to improve noise immunity. The internal system clock (SYSCLK) may come from either an internally generated OSC or an external clock source (CLKIN). Four different modes of conversion are available for different applications. The interrupt driven modes are mostly suitable for asynchronous applications, while the continuous modes take advantage of the high speed nature of a pipelined architecture. A pair of built-in sample-and-hold amplifiers allow simultaneous sampling of two input channels. This makes the TLV1562 perfect for communication applications. Conversion is started by the RD\ signal, which can also be used for reading data, to maximize the throughput. Conversion can be started either by the RD\ or CSTART\ signal when the device is operating in the interrupt-driven modes. The dedicated conversion start pin, CSTART\, provides a mechanism to simultaneously sample and convert multiple channels when multiple converters are used in an application. The converter incorporates a pair of differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. Other features such as low input capacitance (10 pF) and very wide input bandwidth (75 MHz) make this device a perfect digital signal processing (DSP) companion for mobile communication applications. A switched-capacitor design allows low-error conversion over the full operating free-air temperature range. The features that make this device truly a DSP friendly converter include: 1) programmable continuous conversion modes, 2) programmable 2s complement output code format, and 3) programmable resolution. The TLV1562 is offered in both 28-pin TSSOP and SOIC packages. The TLV1562C is characterized for operation from 0°C to 70°C. The TLV1562I is characterized for operation over the full industrial temperature range of -40°C to 85°C.特性2 MSPS Max Throughput at 10 Bit (Single Channel), ±1 LSB DNL, ±1 LSB INL MAX 3 MSPS Max Throughput at 8 Bit (Single Channel), ±1 LSB DNL, ±1 LSB INL MAX 7 MSPS Max Throughput at 4 Bit (Single Channel), ±0.4 LSB DNL, ±0.4 LSB INL MAX No Missing Code for External Clock Up to 15 MHz at 5.5 V, 12 MHz at 2.7 V ENOB 9.4 Bit, SINAD 57.8 dB, SFDR -70.8 dB, THD -68.8 dB, at fi = 800 kHz, 10 Bit Wide Input Bandwidth for Undersampling (75 MHz at 1 dB, >120 MHz at -3 dB) at Rs = 1 kSoftware Programmable Power Down, (1 uA), Auto Powerdown (120 uA) Single Wide Range Supply 2.7 VDC to 5.5 VDC Low Supply Current 11 mA at 5.5 V, 10 MHz; 7 mA at 2.7 V, 8 MHz Operating Simultaneous Sample and Hold: Dual Sample and Hold Matched Channels Multi Chip Simultaneous Sample and Hold Capable Programmable Conversion Modes: Interrupt-Driven for Shorter Latency Continuous Modes Optimized for MIPS Sensitive DSP Solutions Built-In Internal/System Mid-Scale Error Calibration Built-In Mux With 2 Differential or 4 Single-Ended Input Channels Low Input Capacitance (10 pF Max Fixed, 1 pF Max Switching) DSP/u P-Compatible Parallel Interface

電路圖、引腳圖和封裝圖

技術(shù)文檔

數(shù)據(jù)手冊(1) 相關(guān)資料(2)
元器件購買 TLV1562 相關(guān)庫存

相關(guān)閱讀

贺兰县| 板桥市| 郓城县| 交城县| 遵义县| 长沙县| 湖南省| 靖边县| 德江县| 玉林市| 安仁县| 韶关市| 寿阳县| 进贤县| 辛集市| 徐汇区| 远安县| 五寨县| 绥棱县| 襄汾县| 白朗县| 桑植县| 运城市| 青海省| 瑞金市| 金沙县| 岳西县| 牙克石市| 克什克腾旗| 碌曲县| 霸州市| 开鲁县| 永修县| 丰县| 汶上县| 张家港市| 浮山县| 封开县| 南昌市| 灌阳县| 松江区|